Stories
Slash Boxes
Comments

SoylentNews is people

posted by martyb on Monday June 03 2019, @06:14AM   Printer-friendly
from the and-then-there-were-two dept.

At the end of March, two semiconductor manufacturing titans climbed another rung on the ladder of Moore's Law.

Taiwan Semiconductor (TSMC) announced 5nm manufacturing of at-risk-production while Samsung announced its own 5nm manufacturing process was ready for sampling.

TSMC says its 5-nm process offers a 15 percent speed gain or a 30 percent improvement in power efficiency. Samsung is promising a 10 percent performance improvement or a 20 percent efficiency improvement

Also, "both Samsung and TSMC are offering what they're calling a 6-nm process" as a kind of stepping stone for customers with earlier availability (H2 2019) vs 5nm production.

Unfortunately, but perhaps not unexpectedly, the playing field has narrowed significantly with the progression to 5nm foundry production

GlobalFoundries gave up at 14 nm and Intel, which is years late with its rollout of an equivalent to competitors' 7 nm, is thought to be pulling back on its foundry services, according to analysts.

Samsung and TSMC remain because they can afford the investment and expect a reasonable return. Samsung was the largest chipmaker by revenue in 2018, but its foundry business ranks fourth, with TSMC in the lead. TSMC's capital expenditure was $10 billion in 2018. Samsung expects to nearly match that on a per-year basis until 2030.

Can the industry function with only two companies capable of the most advanced manufacturing processes? "It's not a question of can it work?" says [G. Dan Hutcheson, at VLSI Research]. "It has to work."

According to Len Jelinek, a semiconductor-manufacturing analyst at IHS Markit. "As long as we have at least two viable solutions, then the industry will be comfortable"

There may only be two left, but neither company is sitting still:

Previous Coverage
TSMC's "5nm" (CLN5FF) Process On-Track for High-Volume Manufacturing in 2020
TSMC Holds Groundbreaking Ceremony for "5nm" Fab, Production to Begin in 2020
Samsung Plans to Make "5nm" Chips Starting in 2019-2020
TSMC Details Scaling/Performance Gains Expected From "5nm CLN5" Process
TSMC Tapes Out Second-Generation "7nm" Chip Using EUV, Will Begin Risk Production of "5nm" in April


Original Submission

 
This discussion has been archived. No new comments can be posted.
Display Options Threshold/Breakthrough Mark All as Read Mark All as Unread
The Fine Print: The following comments are owned by whoever posted them. We are not responsible for them in any way.
  • (Score: 2) by bob_super on Monday June 03 2019, @05:43PM (3 children)

    by bob_super (1357) on Monday June 03 2019, @05:43PM (#850922)

    Almost all chips can handle having a thermal interface to the copper that's 18% smaller. The problem is usually interfacing the copper to air.
    Intel would have to stop using dumb paste, but that's about it.

    On the other hand, 18% chip size reduction means significantly higher yields (more dies per wafer if constant impurities).

    While the transistors don't change, calling 6 instead 7 is actually a reasonable approach, for once.
    On the other hand, having 5nm, 6nm, 7nm, 10nm (even before Intel goes 10nm++UltraTurboAlphaPrime) is going to be confusing for anyone not knee-deep in that industry.

    Starting Score:    1  point
    Karma-Bonus Modifier   +1  

    Total Score:   2  
  • (Score: 2) by takyon on Monday June 03 2019, @08:38PM (2 children)

    by takyon (881) <reversethis-{gro ... s} {ta} {noykat}> on Monday June 03 2019, @08:38PM (#850984) Journal

    If there aren't any thermal problems, more chiplets could be stuffed onto a board. Epyc uses 8 for 64 cores, rumor has it that it could be increased to 10+.

    --
    [SIG] 10/28/2017: Soylent Upgrade v14 [soylentnews.org]
    • (Score: 2) by bob_super on Monday June 03 2019, @08:51PM (1 child)

      by bob_super (1357) on Monday June 03 2019, @08:51PM (#850992)

      You can keep adding chiplets as long as you find a way to bring more Amps in, and take more Watts out, of the socket.
      The chiplet size is not the most important factor. Cu is a great conductor, and solder is pretty good. Intel caused trouble with their shitty solder paste, making big die sizes actually better, but using proper methods, the conductivity is so much better that die size is nowhere near the system's limiting factor.

      You also need to make sure you don't put too many chiplets on the shared resources, or have more shared resources to avoid starvation. Each chiplet requires a good deal of connectivity, so you end up needing two separate IO chips, a small one for the cheap stuff, and a bit one to enable the extra connections. That's got a non-trivial cost.